mirror of
				https://github.com/torvalds/linux.git
				synced 2025-11-04 02:30:34 +02:00 
			
		
		
		
	ARM: imx6q: clk: Add support for mipi_core_cfg clock as a shared clock gate
The CG8 field of the CCM CCGR3 register is named as 'mipi_core_cfg' clock, according to the i.MX6q/sdl reference manuals. This clock is actually the gate for several clocks, including the hsi_tx_sel clock's output and the video_27m clock's output. The MIPI DSI host controller embedded in the i.MX6q/sdl SoCs uses the video_27m clock to generate PLL reference clock and MIPI core configuration clock. In order to gate/ungate the two MIPI DSI host controller relevant clocks, this patch adds the mipi_core_cfg clock as a shared clock gate. Suggested-by: Philipp Zabel <p.zabel@pengutronix.de> Signed-off-by: Liu Ying <Ying.Liu@freescale.com> Signed-off-by: Shawn Guo <shawn.guo@linaro.org>
This commit is contained in:
		
							parent
							
								
									721fee59d2
								
							
						
					
					
						commit
						5ccc248cc5
					
				
					 2 changed files with 3 additions and 1 deletions
				
			
		| 
						 | 
				
			
			@ -418,6 +418,7 @@ static void __init imx6q_clocks_init(struct device_node *ccm_node)
 | 
			
		|||
	clk[IMX6QDL_CLK_LDB_DI1]      = imx_clk_gate2("ldb_di1",       "ldb_di1_podf",      base + 0x74, 14);
 | 
			
		||||
	clk[IMX6QDL_CLK_IPU2_DI1]     = imx_clk_gate2("ipu2_di1",      "ipu2_di1_sel",      base + 0x74, 10);
 | 
			
		||||
	clk[IMX6QDL_CLK_HSI_TX]       = imx_clk_gate2_shared("hsi_tx", "hsi_tx_podf",       base + 0x74, 16, &share_count_mipi_core_cfg);
 | 
			
		||||
	clk[IMX6QDL_CLK_MIPI_CORE_CFG] = imx_clk_gate2_shared("mipi_core_cfg", "video_27m", base + 0x74, 16, &share_count_mipi_core_cfg);
 | 
			
		||||
	if (cpu_is_imx6dl())
 | 
			
		||||
		/*
 | 
			
		||||
		 * The multiplexer and divider of the imx6q clock gpu2d get
 | 
			
		||||
| 
						 | 
				
			
			
 | 
			
		|||
| 
						 | 
				
			
			@ -249,6 +249,7 @@
 | 
			
		|||
#define IMX6QDL_PLL7_BYPASS			236
 | 
			
		||||
#define IMX6QDL_CLK_GPT_3M			237
 | 
			
		||||
#define IMX6QDL_CLK_VIDEO_27M			238
 | 
			
		||||
#define IMX6QDL_CLK_END				239
 | 
			
		||||
#define IMX6QDL_CLK_MIPI_CORE_CFG		239
 | 
			
		||||
#define IMX6QDL_CLK_END				240
 | 
			
		||||
 | 
			
		||||
#endif /* __DT_BINDINGS_CLOCK_IMX6QDL_H */
 | 
			
		||||
| 
						 | 
				
			
			
 | 
			
		|||
		Loading…
	
		Reference in a new issue