mirror of
				https://github.com/torvalds/linux.git
				synced 2025-11-04 10:40:15 +02:00 
			
		
		
		
	drm/amdgpu: Make display watermark calculations more accurate
Avoid big roundoff errors in scanline/hactive durations for high pixel clocks, especially for >= 500 Mhz, and thereby program more accurate display fifo watermarks. Implemented here for DCE 6,8,10,11. Successfully tested on DCE 10 with AMD R9 380 Tonga. Reviewed-by: Alex Deucher <alexander.deucher@amd.com> Signed-off-by: Mario Kleiner <mario.kleiner.de@gmail.com> Signed-off-by: Alex Deucher <alexander.deucher@amd.com> Cc: stable@vger.kernel.org
This commit is contained in:
		
							parent
							
								
									211eed656b
								
							
						
					
					
						commit
						d63c277dc6
					
				
					 4 changed files with 20 additions and 20 deletions
				
			
		| 
						 | 
				
			
			@ -1214,14 +1214,14 @@ static void dce_v10_0_program_watermarks(struct amdgpu_device *adev,
 | 
			
		|||
{
 | 
			
		||||
	struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
 | 
			
		||||
	struct dce10_wm_params wm_low, wm_high;
 | 
			
		||||
	u32 pixel_period;
 | 
			
		||||
	u32 active_time;
 | 
			
		||||
	u32 line_time = 0;
 | 
			
		||||
	u32 latency_watermark_a = 0, latency_watermark_b = 0;
 | 
			
		||||
	u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
 | 
			
		||||
 | 
			
		||||
	if (amdgpu_crtc->base.enabled && num_heads && mode) {
 | 
			
		||||
		pixel_period = 1000000 / (u32)mode->clock;
 | 
			
		||||
		line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
 | 
			
		||||
		active_time = 1000000UL * (u32)mode->crtc_hdisplay / (u32)mode->clock;
 | 
			
		||||
		line_time = min((u32) (1000000UL * (u32)mode->crtc_htotal / (u32)mode->clock), (u32)65535);
 | 
			
		||||
 | 
			
		||||
		/* watermark for high clocks */
 | 
			
		||||
		if (adev->pm.dpm_enabled) {
 | 
			
		||||
| 
						 | 
				
			
			@ -1236,7 +1236,7 @@ static void dce_v10_0_program_watermarks(struct amdgpu_device *adev,
 | 
			
		|||
 | 
			
		||||
		wm_high.disp_clk = mode->clock;
 | 
			
		||||
		wm_high.src_width = mode->crtc_hdisplay;
 | 
			
		||||
		wm_high.active_time = mode->crtc_hdisplay * pixel_period;
 | 
			
		||||
		wm_high.active_time = active_time;
 | 
			
		||||
		wm_high.blank_time = line_time - wm_high.active_time;
 | 
			
		||||
		wm_high.interlaced = false;
 | 
			
		||||
		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
 | 
			
		||||
| 
						 | 
				
			
			@ -1275,7 +1275,7 @@ static void dce_v10_0_program_watermarks(struct amdgpu_device *adev,
 | 
			
		|||
 | 
			
		||||
		wm_low.disp_clk = mode->clock;
 | 
			
		||||
		wm_low.src_width = mode->crtc_hdisplay;
 | 
			
		||||
		wm_low.active_time = mode->crtc_hdisplay * pixel_period;
 | 
			
		||||
		wm_low.active_time = active_time;
 | 
			
		||||
		wm_low.blank_time = line_time - wm_low.active_time;
 | 
			
		||||
		wm_low.interlaced = false;
 | 
			
		||||
		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
 | 
			
		||||
| 
						 | 
				
			
			
 | 
			
		|||
| 
						 | 
				
			
			@ -1183,14 +1183,14 @@ static void dce_v11_0_program_watermarks(struct amdgpu_device *adev,
 | 
			
		|||
{
 | 
			
		||||
	struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
 | 
			
		||||
	struct dce10_wm_params wm_low, wm_high;
 | 
			
		||||
	u32 pixel_period;
 | 
			
		||||
	u32 active_time;
 | 
			
		||||
	u32 line_time = 0;
 | 
			
		||||
	u32 latency_watermark_a = 0, latency_watermark_b = 0;
 | 
			
		||||
	u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
 | 
			
		||||
 | 
			
		||||
	if (amdgpu_crtc->base.enabled && num_heads && mode) {
 | 
			
		||||
		pixel_period = 1000000 / (u32)mode->clock;
 | 
			
		||||
		line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
 | 
			
		||||
		active_time = 1000000UL * (u32)mode->crtc_hdisplay / (u32)mode->clock;
 | 
			
		||||
		line_time = min((u32) (1000000UL * (u32)mode->crtc_htotal / (u32)mode->clock), (u32)65535);
 | 
			
		||||
 | 
			
		||||
		/* watermark for high clocks */
 | 
			
		||||
		if (adev->pm.dpm_enabled) {
 | 
			
		||||
| 
						 | 
				
			
			@ -1205,7 +1205,7 @@ static void dce_v11_0_program_watermarks(struct amdgpu_device *adev,
 | 
			
		|||
 | 
			
		||||
		wm_high.disp_clk = mode->clock;
 | 
			
		||||
		wm_high.src_width = mode->crtc_hdisplay;
 | 
			
		||||
		wm_high.active_time = mode->crtc_hdisplay * pixel_period;
 | 
			
		||||
		wm_high.active_time = active_time;
 | 
			
		||||
		wm_high.blank_time = line_time - wm_high.active_time;
 | 
			
		||||
		wm_high.interlaced = false;
 | 
			
		||||
		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
 | 
			
		||||
| 
						 | 
				
			
			@ -1244,7 +1244,7 @@ static void dce_v11_0_program_watermarks(struct amdgpu_device *adev,
 | 
			
		|||
 | 
			
		||||
		wm_low.disp_clk = mode->clock;
 | 
			
		||||
		wm_low.src_width = mode->crtc_hdisplay;
 | 
			
		||||
		wm_low.active_time = mode->crtc_hdisplay * pixel_period;
 | 
			
		||||
		wm_low.active_time = active_time;
 | 
			
		||||
		wm_low.blank_time = line_time - wm_low.active_time;
 | 
			
		||||
		wm_low.interlaced = false;
 | 
			
		||||
		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
 | 
			
		||||
| 
						 | 
				
			
			
 | 
			
		|||
| 
						 | 
				
			
			@ -986,7 +986,7 @@ static void dce_v6_0_program_watermarks(struct amdgpu_device *adev,
 | 
			
		|||
	struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
 | 
			
		||||
	struct dce6_wm_params wm_low, wm_high;
 | 
			
		||||
	u32 dram_channels;
 | 
			
		||||
	u32 pixel_period;
 | 
			
		||||
	u32 active_time;
 | 
			
		||||
	u32 line_time = 0;
 | 
			
		||||
	u32 latency_watermark_a = 0, latency_watermark_b = 0;
 | 
			
		||||
	u32 priority_a_mark = 0, priority_b_mark = 0;
 | 
			
		||||
| 
						 | 
				
			
			@ -996,8 +996,8 @@ static void dce_v6_0_program_watermarks(struct amdgpu_device *adev,
 | 
			
		|||
	fixed20_12 a, b, c;
 | 
			
		||||
 | 
			
		||||
	if (amdgpu_crtc->base.enabled && num_heads && mode) {
 | 
			
		||||
		pixel_period = 1000000 / (u32)mode->clock;
 | 
			
		||||
		line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
 | 
			
		||||
		active_time = 1000000UL * (u32)mode->crtc_hdisplay / (u32)mode->clock;
 | 
			
		||||
		line_time = min((u32) (1000000UL * (u32)mode->crtc_htotal / (u32)mode->clock), (u32)65535);
 | 
			
		||||
		priority_a_cnt = 0;
 | 
			
		||||
		priority_b_cnt = 0;
 | 
			
		||||
 | 
			
		||||
| 
						 | 
				
			
			@ -1016,7 +1016,7 @@ static void dce_v6_0_program_watermarks(struct amdgpu_device *adev,
 | 
			
		|||
 | 
			
		||||
		wm_high.disp_clk = mode->clock;
 | 
			
		||||
		wm_high.src_width = mode->crtc_hdisplay;
 | 
			
		||||
		wm_high.active_time = mode->crtc_hdisplay * pixel_period;
 | 
			
		||||
		wm_high.active_time = active_time;
 | 
			
		||||
		wm_high.blank_time = line_time - wm_high.active_time;
 | 
			
		||||
		wm_high.interlaced = false;
 | 
			
		||||
		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
 | 
			
		||||
| 
						 | 
				
			
			@ -1043,7 +1043,7 @@ static void dce_v6_0_program_watermarks(struct amdgpu_device *adev,
 | 
			
		|||
 | 
			
		||||
		wm_low.disp_clk = mode->clock;
 | 
			
		||||
		wm_low.src_width = mode->crtc_hdisplay;
 | 
			
		||||
		wm_low.active_time = mode->crtc_hdisplay * pixel_period;
 | 
			
		||||
		wm_low.active_time = active_time;
 | 
			
		||||
		wm_low.blank_time = line_time - wm_low.active_time;
 | 
			
		||||
		wm_low.interlaced = false;
 | 
			
		||||
		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
 | 
			
		||||
| 
						 | 
				
			
			
 | 
			
		|||
| 
						 | 
				
			
			@ -1098,14 +1098,14 @@ static void dce_v8_0_program_watermarks(struct amdgpu_device *adev,
 | 
			
		|||
{
 | 
			
		||||
	struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
 | 
			
		||||
	struct dce8_wm_params wm_low, wm_high;
 | 
			
		||||
	u32 pixel_period;
 | 
			
		||||
	u32 active_time;
 | 
			
		||||
	u32 line_time = 0;
 | 
			
		||||
	u32 latency_watermark_a = 0, latency_watermark_b = 0;
 | 
			
		||||
	u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
 | 
			
		||||
 | 
			
		||||
	if (amdgpu_crtc->base.enabled && num_heads && mode) {
 | 
			
		||||
		pixel_period = 1000000 / (u32)mode->clock;
 | 
			
		||||
		line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
 | 
			
		||||
		active_time = 1000000UL * (u32)mode->crtc_hdisplay / (u32)mode->clock;
 | 
			
		||||
		line_time = min((u32) (1000000UL * (u32)mode->crtc_htotal / (u32)mode->clock), (u32)65535);
 | 
			
		||||
 | 
			
		||||
		/* watermark for high clocks */
 | 
			
		||||
		if (adev->pm.dpm_enabled) {
 | 
			
		||||
| 
						 | 
				
			
			@ -1120,7 +1120,7 @@ static void dce_v8_0_program_watermarks(struct amdgpu_device *adev,
 | 
			
		|||
 | 
			
		||||
		wm_high.disp_clk = mode->clock;
 | 
			
		||||
		wm_high.src_width = mode->crtc_hdisplay;
 | 
			
		||||
		wm_high.active_time = mode->crtc_hdisplay * pixel_period;
 | 
			
		||||
		wm_high.active_time = active_time;
 | 
			
		||||
		wm_high.blank_time = line_time - wm_high.active_time;
 | 
			
		||||
		wm_high.interlaced = false;
 | 
			
		||||
		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
 | 
			
		||||
| 
						 | 
				
			
			@ -1159,7 +1159,7 @@ static void dce_v8_0_program_watermarks(struct amdgpu_device *adev,
 | 
			
		|||
 | 
			
		||||
		wm_low.disp_clk = mode->clock;
 | 
			
		||||
		wm_low.src_width = mode->crtc_hdisplay;
 | 
			
		||||
		wm_low.active_time = mode->crtc_hdisplay * pixel_period;
 | 
			
		||||
		wm_low.active_time = active_time;
 | 
			
		||||
		wm_low.blank_time = line_time - wm_low.active_time;
 | 
			
		||||
		wm_low.interlaced = false;
 | 
			
		||||
		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
 | 
			
		||||
| 
						 | 
				
			
			
 | 
			
		|||
		Loading…
	
		Reference in a new issue