mirror of
https://github.com/torvalds/linux.git
synced 2025-11-06 19:50:24 +02:00
Pull MIPS updates from Ralf Baechle:
"Boston platform support:
- Document DT bindings
- Add CLK driver for board clocks
CM:
- Avoid per-core locking with CM3 & higher
- WARN on attempt to lock invalid VP, not BUG
CPS:
- Select CONFIG_SYS_SUPPORTS_SCHED_SMT for MIPSr6
- Prevent multi-core with dcache aliasing
- Handle cores not powering down more gracefully
- Handle spurious VP starts more gracefully
DSP:
- Add lwx & lhx missaligned access support
eBPF:
- Add MIPS support along with many supporting change to add the
required infrastructure
Generic arch code:
- Misc sysmips MIPS_ATOMIC_SET fixes
- Drop duplicate HAVE_SYSCALL_TRACEPOINTS
- Negate error syscall return in trace
- Correct forced syscall errors
- Traced negative syscalls should return -ENOSYS
- Allow samples/bpf/tracex5 to access syscall arguments for sane
traces
- Cleanup from old Kconfig options in defconfigs
- Fix PREF instruction usage by memcpy for MIPS R6
- Fix various special cases in the FPU eulation
- Fix some special cases in MIPS16e2 support
- Fix MIPS I ISA /proc/cpuinfo reporting
- Sort MIPS Kconfig alphabetically
- Fix minimum alignment requirement of IRQ stack as required by
ABI / GCC
- Fix special cases in the module loader
- Perform post-DMA cache flushes on systems with MAARs
- Probe the I6500 CPU
- Cleanup cmpxchg and add support for 1 and 2 byte operations
- Use queued read/write locks (qrwlock)
- Use queued spinlocks (qspinlock)
- Add CPU shared FTLB feature detection
- Handle tlbex-tlbp race condition
- Allow storing pgd in C0_CONTEXT for MIPSr6
- Use current_cpu_type() in m4kc_tlbp_war()
- Support Boston in the generic kernel
Generic platform:
- yamon-dt: Pull YAMON DT shim code out of SEAD-3 board
- yamon-dt: Support > 256MB of RAM
- yamon-dt: Use serial* rather than uart* aliases
- Abstract FDT fixup application
- Set RTC_ALWAYS_BCD to 0
- Add a MAINTAINERS entry
core kernel:
- qspinlock.c: include linux/prefetch.h
Loongson 3:
- Add support
Perf:
- Add I6500 support
SEAD-3:
- Remove GIC timer from DT
- Set interrupt-parent per-device, not at root node
- Fix GIC interrupt specifiers
SMP:
- Skip IPI setup if we only have a single CPU
VDSO:
- Make comment match reality
- Improvements to time code in VDSO"
* 'upstream' of git://git.linux-mips.org/pub/scm/ralf/upstream-linus: (86 commits)
locking/qspinlock: Include linux/prefetch.h
MIPS: Fix MIPS I ISA /proc/cpuinfo reporting
MIPS: Fix minimum alignment requirement of IRQ stack
MIPS: generic: Support MIPS Boston development boards
MIPS: DTS: img: Don't attempt to build-in all .dtb files
clk: boston: Add a driver for MIPS Boston board clocks
dt-bindings: Document img,boston-clock binding
MIPS: Traced negative syscalls should return -ENOSYS
MIPS: Correct forced syscall errors
MIPS: Negate error syscall return in trace
MIPS: Drop duplicate HAVE_SYSCALL_TRACEPOINTS select
MIPS16e2: Provide feature overrides for non-MIPS16 systems
MIPS: MIPS16e2: Report ASE presence in /proc/cpuinfo
MIPS: MIPS16e2: Subdecode extended LWSP/SWSP instructions
MIPS: MIPS16e2: Identify ASE presence
MIPS: VDSO: Fix a mismatch between comment and preprocessor constant
MIPS: VDSO: Add implementation of gettimeofday() fallback
MIPS: VDSO: Add implementation of clock_gettime() fallback
MIPS: VDSO: Fix conversions in do_monotonic()/do_monotonic_coarse()
MIPS: Use current_cpu_type() in m4kc_tlbp_war()
...
220 lines
4.6 KiB
C
220 lines
4.6 KiB
C
/*
|
|
* Copyright (C) 2016 Imagination Technologies
|
|
* Author: Paul Burton <paul.burton@imgtec.com>
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
* under the terms of the GNU General Public License as published by the
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
* option) any later version.
|
|
*/
|
|
|
|
#include <linux/clk.h>
|
|
#include <linux/clk-provider.h>
|
|
#include <linux/clocksource.h>
|
|
#include <linux/init.h>
|
|
#include <linux/irqchip.h>
|
|
#include <linux/of_fdt.h>
|
|
#include <linux/of_platform.h>
|
|
|
|
#include <asm/fw/fw.h>
|
|
#include <asm/irq_cpu.h>
|
|
#include <asm/machine.h>
|
|
#include <asm/mips-cpc.h>
|
|
#include <asm/prom.h>
|
|
#include <asm/smp-ops.h>
|
|
#include <asm/time.h>
|
|
|
|
static __initdata const void *fdt;
|
|
static __initdata const struct mips_machine *mach;
|
|
static __initdata const void *mach_match_data;
|
|
|
|
void __init prom_init(void)
|
|
{
|
|
plat_get_fdt();
|
|
BUG_ON(!fdt);
|
|
}
|
|
|
|
void __init *plat_get_fdt(void)
|
|
{
|
|
const struct mips_machine *check_mach;
|
|
const struct of_device_id *match;
|
|
|
|
if (fdt)
|
|
/* Already set up */
|
|
return (void *)fdt;
|
|
|
|
if ((fw_arg0 == -2) && !fdt_check_header((void *)fw_arg1)) {
|
|
/*
|
|
* We booted using the UHI boot protocol, so we have been
|
|
* provided with the appropriate device tree for the board.
|
|
* Make use of it & search for any machine struct based upon
|
|
* the root compatible string.
|
|
*/
|
|
fdt = (void *)fw_arg1;
|
|
|
|
for_each_mips_machine(check_mach) {
|
|
match = mips_machine_is_compatible(check_mach, fdt);
|
|
if (match) {
|
|
mach = check_mach;
|
|
mach_match_data = match->data;
|
|
break;
|
|
}
|
|
}
|
|
} else if (IS_ENABLED(CONFIG_LEGACY_BOARDS)) {
|
|
/*
|
|
* We weren't booted using the UHI boot protocol, but do
|
|
* support some number of boards with legacy boot protocols.
|
|
* Attempt to find the right one.
|
|
*/
|
|
for_each_mips_machine(check_mach) {
|
|
if (!check_mach->detect)
|
|
continue;
|
|
|
|
if (!check_mach->detect())
|
|
continue;
|
|
|
|
mach = check_mach;
|
|
}
|
|
|
|
/*
|
|
* If we don't recognise the machine then we can't continue, so
|
|
* die here.
|
|
*/
|
|
BUG_ON(!mach);
|
|
|
|
/* Retrieve the machine's FDT */
|
|
fdt = mach->fdt;
|
|
}
|
|
return (void *)fdt;
|
|
}
|
|
|
|
void __init plat_fdt_relocated(void *new_location)
|
|
{
|
|
/*
|
|
* reset fdt as the cached value would point to the location
|
|
* before relocations happened and update the location argument
|
|
* if it was passed using UHI
|
|
*/
|
|
fdt = NULL;
|
|
|
|
if (fw_arg0 == -2)
|
|
fw_arg1 = (unsigned long)new_location;
|
|
}
|
|
|
|
void __init plat_mem_setup(void)
|
|
{
|
|
if (mach && mach->fixup_fdt)
|
|
fdt = mach->fixup_fdt(fdt, mach_match_data);
|
|
|
|
strlcpy(arcs_cmdline, boot_command_line, COMMAND_LINE_SIZE);
|
|
__dt_setup_arch((void *)fdt);
|
|
}
|
|
|
|
void __init device_tree_init(void)
|
|
{
|
|
int err;
|
|
|
|
unflatten_and_copy_device_tree();
|
|
mips_cpc_probe();
|
|
|
|
err = register_cps_smp_ops();
|
|
if (err)
|
|
err = register_up_smp_ops();
|
|
}
|
|
|
|
int __init apply_mips_fdt_fixups(void *fdt_out, size_t fdt_out_size,
|
|
const void *fdt_in,
|
|
const struct mips_fdt_fixup *fixups)
|
|
{
|
|
int err;
|
|
|
|
err = fdt_open_into(fdt_in, fdt_out, fdt_out_size);
|
|
if (err) {
|
|
pr_err("Failed to open FDT\n");
|
|
return err;
|
|
}
|
|
|
|
for (; fixups->apply; fixups++) {
|
|
err = fixups->apply(fdt_out);
|
|
if (err) {
|
|
pr_err("Failed to apply FDT fixup \"%s\"\n",
|
|
fixups->description);
|
|
return err;
|
|
}
|
|
}
|
|
|
|
err = fdt_pack(fdt_out);
|
|
if (err)
|
|
pr_err("Failed to pack FDT\n");
|
|
return err;
|
|
}
|
|
|
|
void __init plat_time_init(void)
|
|
{
|
|
struct device_node *np;
|
|
struct clk *clk;
|
|
|
|
of_clk_init(NULL);
|
|
|
|
if (!cpu_has_counter) {
|
|
mips_hpt_frequency = 0;
|
|
} else if (mach && mach->measure_hpt_freq) {
|
|
mips_hpt_frequency = mach->measure_hpt_freq();
|
|
} else {
|
|
np = of_get_cpu_node(0, NULL);
|
|
if (!np) {
|
|
pr_err("Failed to get CPU node\n");
|
|
return;
|
|
}
|
|
|
|
clk = of_clk_get(np, 0);
|
|
if (IS_ERR(clk)) {
|
|
pr_err("Failed to get CPU clock: %ld\n", PTR_ERR(clk));
|
|
return;
|
|
}
|
|
|
|
mips_hpt_frequency = clk_get_rate(clk);
|
|
clk_put(clk);
|
|
|
|
switch (boot_cpu_type()) {
|
|
case CPU_20KC:
|
|
case CPU_25KF:
|
|
/* The counter runs at the CPU clock rate */
|
|
break;
|
|
default:
|
|
/* The counter runs at half the CPU clock rate */
|
|
mips_hpt_frequency /= 2;
|
|
break;
|
|
}
|
|
}
|
|
|
|
timer_probe();
|
|
}
|
|
|
|
void __init arch_init_irq(void)
|
|
{
|
|
struct device_node *intc_node;
|
|
|
|
intc_node = of_find_compatible_node(NULL, NULL,
|
|
"mti,cpu-interrupt-controller");
|
|
if (!cpu_has_veic && !intc_node)
|
|
mips_cpu_irq_init();
|
|
|
|
irqchip_init();
|
|
}
|
|
|
|
static int __init publish_devices(void)
|
|
{
|
|
if (!of_have_populated_dt())
|
|
panic("Device-tree not present");
|
|
|
|
if (of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL))
|
|
panic("Failed to populate DT");
|
|
|
|
return 0;
|
|
}
|
|
arch_initcall(publish_devices);
|
|
|
|
void __init prom_free_prom_memory(void)
|
|
{
|
|
}
|