mirror of
				https://github.com/torvalds/linux.git
				synced 2025-11-04 10:40:15 +02:00 
			
		
		
		
	Patch series "mm: consolidate definitions of page table accessors", v2.
The low level page table accessors (pXY_index(), pXY_offset()) are
duplicated across all architectures and sometimes more than once.  For
instance, we have 31 definition of pgd_offset() for 25 supported
architectures.
Most of these definitions are actually identical and typically it boils
down to, e.g.
static inline unsigned long pmd_index(unsigned long address)
{
        return (address >> PMD_SHIFT) & (PTRS_PER_PMD - 1);
}
static inline pmd_t *pmd_offset(pud_t *pud, unsigned long address)
{
        return (pmd_t *)pud_page_vaddr(*pud) + pmd_index(address);
}
These definitions can be shared among 90% of the arches provided
XYZ_SHIFT, PTRS_PER_XYZ and xyz_page_vaddr() are defined.
For architectures that really need a custom version there is always
possibility to override the generic version with the usual ifdefs magic.
These patches introduce include/linux/pgtable.h that replaces
include/asm-generic/pgtable.h and add the definitions of the page table
accessors to the new header.
This patch (of 12):
The linux/mm.h header includes <asm/pgtable.h> to allow inlining of the
functions involving page table manipulations, e.g.  pte_alloc() and
pmd_alloc().  So, there is no point to explicitly include <asm/pgtable.h>
in the files that include <linux/mm.h>.
The include statements in such cases are remove with a simple loop:
	for f in $(git grep -l "include <linux/mm.h>") ; do
		sed -i -e '/include <asm\/pgtable.h>/ d' $f
	done
Signed-off-by: Mike Rapoport <rppt@linux.ibm.com>
Signed-off-by: Andrew Morton <akpm@linux-foundation.org>
Cc: Arnd Bergmann <arnd@arndb.de>
Cc: Borislav Petkov <bp@alien8.de>
Cc: Brian Cain <bcain@codeaurora.org>
Cc: Catalin Marinas <catalin.marinas@arm.com>
Cc: Chris Zankel <chris@zankel.net>
Cc: "David S. Miller" <davem@davemloft.net>
Cc: Geert Uytterhoeven <geert@linux-m68k.org>
Cc: Greentime Hu <green.hu@gmail.com>
Cc: Greg Ungerer <gerg@linux-m68k.org>
Cc: Guan Xuetao <gxt@pku.edu.cn>
Cc: Guo Ren <guoren@kernel.org>
Cc: Heiko Carstens <heiko.carstens@de.ibm.com>
Cc: Helge Deller <deller@gmx.de>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Ley Foon Tan <ley.foon.tan@intel.com>
Cc: Mark Salter <msalter@redhat.com>
Cc: Matthew Wilcox <willy@infradead.org>
Cc: Matt Turner <mattst88@gmail.com>
Cc: Max Filippov <jcmvbkbc@gmail.com>
Cc: Michael Ellerman <mpe@ellerman.id.au>
Cc: Michal Simek <monstr@monstr.eu>
Cc: Mike Rapoport <rppt@kernel.org>
Cc: Nick Hu <nickhu@andestech.com>
Cc: Paul Walmsley <paul.walmsley@sifive.com>
Cc: Richard Weinberger <richard@nod.at>
Cc: Rich Felker <dalias@libc.org>
Cc: Russell King <linux@armlinux.org.uk>
Cc: Stafford Horne <shorne@gmail.com>
Cc: Thomas Bogendoerfer <tsbogend@alpha.franken.de>
Cc: Thomas Gleixner <tglx@linutronix.de>
Cc: Tony Luck <tony.luck@intel.com>
Cc: Vincent Chen <deanbo422@gmail.com>
Cc: Vineet Gupta <vgupta@synopsys.com>
Cc: Will Deacon <will@kernel.org>
Cc: Yoshinori Sato <ysato@users.sourceforge.jp>
Link: http://lkml.kernel.org/r/20200514170327.31389-1-rppt@kernel.org
Link: http://lkml.kernel.org/r/20200514170327.31389-2-rppt@kernel.org
Signed-off-by: Linus Torvalds <torvalds@linux-foundation.org>
		
	
			
		
			
				
	
	
		
			190 lines
		
	
	
	
		
			4.2 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			190 lines
		
	
	
	
		
			4.2 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
// SPDX-License-Identifier: GPL-2.0
 | 
						|
/*
 | 
						|
 * sc-ip22.c: Indy cache management functions.
 | 
						|
 *
 | 
						|
 * Copyright (C) 1997, 2001 Ralf Baechle (ralf@gnu.org),
 | 
						|
 * derived from r4xx0.c by David S. Miller (davem@davemloft.net).
 | 
						|
 */
 | 
						|
#include <linux/init.h>
 | 
						|
#include <linux/kernel.h>
 | 
						|
#include <linux/sched.h>
 | 
						|
#include <linux/mm.h>
 | 
						|
 | 
						|
#include <asm/bcache.h>
 | 
						|
#include <asm/page.h>
 | 
						|
#include <asm/bootinfo.h>
 | 
						|
#include <asm/sgi/ip22.h>
 | 
						|
#include <asm/sgi/mc.h>
 | 
						|
 | 
						|
/* Secondary cache size in bytes, if present.  */
 | 
						|
static unsigned long scache_size;
 | 
						|
 | 
						|
#undef DEBUG_CACHE
 | 
						|
 | 
						|
#define SC_SIZE 0x00080000
 | 
						|
#define SC_LINE 32
 | 
						|
#define CI_MASK (SC_SIZE - SC_LINE)
 | 
						|
#define SC_INDEX(n) ((n) & CI_MASK)
 | 
						|
 | 
						|
static inline void indy_sc_wipe(unsigned long first, unsigned long last)
 | 
						|
{
 | 
						|
	unsigned long tmp;
 | 
						|
 | 
						|
	__asm__ __volatile__(
 | 
						|
	"	.set	push			# indy_sc_wipe		\n"
 | 
						|
	"	.set	noreorder					\n"
 | 
						|
	"	.set	mips3						\n"
 | 
						|
	"	.set	noat						\n"
 | 
						|
	"	mfc0	%2, $12						\n"
 | 
						|
	"	li	$1, 0x80		# Go 64 bit		\n"
 | 
						|
	"	mtc0	$1, $12						\n"
 | 
						|
	"								\n"
 | 
						|
	"	#							\n"
 | 
						|
	"	# Open code a dli $1, 0x9000000080000000		\n"
 | 
						|
	"	#							\n"
 | 
						|
	"	# Required because binutils 2.25 will happily accept	\n"
 | 
						|
	"	# 64 bit instructions in .set mips3 mode but puke on	\n"
 | 
						|
	"	# 64 bit constants when generating 32 bit ELF		\n"
 | 
						|
	"	#							\n"
 | 
						|
	"	lui	$1,0x9000					\n"
 | 
						|
	"	dsll	$1,$1,0x10					\n"
 | 
						|
	"	ori	$1,$1,0x8000					\n"
 | 
						|
	"	dsll	$1,$1,0x10					\n"
 | 
						|
	"								\n"
 | 
						|
	"	or	%0, $1			# first line to flush	\n"
 | 
						|
	"	or	%1, $1			# last line to flush	\n"
 | 
						|
	"	.set	at						\n"
 | 
						|
	"								\n"
 | 
						|
	"1:	sw	$0, 0(%0)					\n"
 | 
						|
	"	bne	%0, %1, 1b					\n"
 | 
						|
	"	 daddu	%0, 32						\n"
 | 
						|
	"								\n"
 | 
						|
	"	mtc0	%2, $12			# Back to 32 bit	\n"
 | 
						|
	"	nop				# pipeline hazard	\n"
 | 
						|
	"	nop							\n"
 | 
						|
	"	nop							\n"
 | 
						|
	"	nop							\n"
 | 
						|
	"	.set	pop						\n"
 | 
						|
	: "=r" (first), "=r" (last), "=&r" (tmp)
 | 
						|
	: "0" (first), "1" (last));
 | 
						|
}
 | 
						|
 | 
						|
static void indy_sc_wback_invalidate(unsigned long addr, unsigned long size)
 | 
						|
{
 | 
						|
	unsigned long first_line, last_line;
 | 
						|
	unsigned long flags;
 | 
						|
 | 
						|
#ifdef DEBUG_CACHE
 | 
						|
	printk("indy_sc_wback_invalidate[%08lx,%08lx]", addr, size);
 | 
						|
#endif
 | 
						|
 | 
						|
	/* Catch bad driver code */
 | 
						|
	BUG_ON(size == 0);
 | 
						|
 | 
						|
	/* Which lines to flush?  */
 | 
						|
	first_line = SC_INDEX(addr);
 | 
						|
	last_line = SC_INDEX(addr + size - 1);
 | 
						|
 | 
						|
	local_irq_save(flags);
 | 
						|
	if (first_line <= last_line) {
 | 
						|
		indy_sc_wipe(first_line, last_line);
 | 
						|
		goto out;
 | 
						|
	}
 | 
						|
 | 
						|
	indy_sc_wipe(first_line, SC_SIZE - SC_LINE);
 | 
						|
	indy_sc_wipe(0, last_line);
 | 
						|
out:
 | 
						|
	local_irq_restore(flags);
 | 
						|
}
 | 
						|
 | 
						|
static void indy_sc_enable(void)
 | 
						|
{
 | 
						|
	unsigned long addr, tmp1, tmp2;
 | 
						|
 | 
						|
	/* This is really cool... */
 | 
						|
#ifdef DEBUG_CACHE
 | 
						|
	printk("Enabling R4600 SCACHE\n");
 | 
						|
#endif
 | 
						|
	__asm__ __volatile__(
 | 
						|
	".set\tpush\n\t"
 | 
						|
	".set\tnoreorder\n\t"
 | 
						|
	".set\tmips3\n\t"
 | 
						|
	"mfc0\t%2, $12\n\t"
 | 
						|
	"nop; nop; nop; nop;\n\t"
 | 
						|
	"li\t%1, 0x80\n\t"
 | 
						|
	"mtc0\t%1, $12\n\t"
 | 
						|
	"nop; nop; nop; nop;\n\t"
 | 
						|
	"li\t%0, 0x1\n\t"
 | 
						|
	"dsll\t%0, 31\n\t"
 | 
						|
	"lui\t%1, 0x9000\n\t"
 | 
						|
	"dsll32\t%1, 0\n\t"
 | 
						|
	"or\t%0, %1, %0\n\t"
 | 
						|
	"sb\t$0, 0(%0)\n\t"
 | 
						|
	"mtc0\t$0, $12\n\t"
 | 
						|
	"nop; nop; nop; nop;\n\t"
 | 
						|
	"mtc0\t%2, $12\n\t"
 | 
						|
	"nop; nop; nop; nop;\n\t"
 | 
						|
	".set\tpop"
 | 
						|
	: "=r" (tmp1), "=r" (tmp2), "=r" (addr));
 | 
						|
}
 | 
						|
 | 
						|
static void indy_sc_disable(void)
 | 
						|
{
 | 
						|
	unsigned long tmp1, tmp2, tmp3;
 | 
						|
 | 
						|
#ifdef DEBUG_CACHE
 | 
						|
	printk("Disabling R4600 SCACHE\n");
 | 
						|
#endif
 | 
						|
	__asm__ __volatile__(
 | 
						|
	".set\tpush\n\t"
 | 
						|
	".set\tnoreorder\n\t"
 | 
						|
	".set\tmips3\n\t"
 | 
						|
	"li\t%0, 0x1\n\t"
 | 
						|
	"dsll\t%0, 31\n\t"
 | 
						|
	"lui\t%1, 0x9000\n\t"
 | 
						|
	"dsll32\t%1, 0\n\t"
 | 
						|
	"or\t%0, %1, %0\n\t"
 | 
						|
	"mfc0\t%2, $12\n\t"
 | 
						|
	"nop; nop; nop; nop\n\t"
 | 
						|
	"li\t%1, 0x80\n\t"
 | 
						|
	"mtc0\t%1, $12\n\t"
 | 
						|
	"nop; nop; nop; nop\n\t"
 | 
						|
	"sh\t$0, 0(%0)\n\t"
 | 
						|
	"mtc0\t$0, $12\n\t"
 | 
						|
	"nop; nop; nop; nop\n\t"
 | 
						|
	"mtc0\t%2, $12\n\t"
 | 
						|
	"nop; nop; nop; nop\n\t"
 | 
						|
	".set\tpop"
 | 
						|
	: "=r" (tmp1), "=r" (tmp2), "=r" (tmp3));
 | 
						|
}
 | 
						|
 | 
						|
static inline int __init indy_sc_probe(void)
 | 
						|
{
 | 
						|
	unsigned int size = ip22_eeprom_read(&sgimc->eeprom, 17);
 | 
						|
	if (size == 0)
 | 
						|
		return 0;
 | 
						|
 | 
						|
	size <<= PAGE_SHIFT;
 | 
						|
	printk(KERN_INFO "R4600/R5000 SCACHE size %dK, linesize 32 bytes.\n",
 | 
						|
	       size >> 10);
 | 
						|
	scache_size = size;
 | 
						|
 | 
						|
	return 1;
 | 
						|
}
 | 
						|
 | 
						|
/* XXX Check with wje if the Indy caches can differentiate between
 | 
						|
   writeback + invalidate and just invalidate.	*/
 | 
						|
static struct bcache_ops indy_sc_ops = {
 | 
						|
	.bc_enable = indy_sc_enable,
 | 
						|
	.bc_disable = indy_sc_disable,
 | 
						|
	.bc_wback_inv = indy_sc_wback_invalidate,
 | 
						|
	.bc_inv = indy_sc_wback_invalidate
 | 
						|
};
 | 
						|
 | 
						|
void indy_sc_init(void)
 | 
						|
{
 | 
						|
	if (indy_sc_probe()) {
 | 
						|
		indy_sc_enable();
 | 
						|
		bcops = &indy_sc_ops;
 | 
						|
	}
 | 
						|
}
 |