mirror of
				https://github.com/torvalds/linux.git
				synced 2025-11-04 10:40:15 +02:00 
			
		
		
		
	In preparation to support the Primary Plane scaling, move the basic OSD Interlace-Only scaler setup code into the primary plane atomic update callback and handle the vsync scaler update like the overlay plane scaling registers update. Signed-off-by: Neil Armstrong <narmstrong@baylibre.com> Acked-by: Daniel Vetter <daniel.vetter@ffwll.ch> Link: https://patchwork.freedesktop.org/patch/msgid/1541497202-20570-3-git-send-email-narmstrong@baylibre.com
		
			
				
	
	
		
			130 lines
		
	
	
	
		
			3.5 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			130 lines
		
	
	
	
		
			3.5 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
/*
 | 
						|
 * Copyright (C) 2016 BayLibre, SAS
 | 
						|
 * Author: Neil Armstrong <narmstrong@baylibre.com>
 | 
						|
 *
 | 
						|
 * This program is free software; you can redistribute it and/or
 | 
						|
 * modify it under the terms of the GNU General Public License as
 | 
						|
 * published by the Free Software Foundation; either version 2 of the
 | 
						|
 * License, or (at your option) any later version.
 | 
						|
 *
 | 
						|
 * This program is distributed in the hope that it will be useful, but
 | 
						|
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 | 
						|
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 | 
						|
 * General Public License for more details.
 | 
						|
 *
 | 
						|
 * You should have received a copy of the GNU General Public License
 | 
						|
 * along with this program; if not, see <http://www.gnu.org/licenses/>.
 | 
						|
 */
 | 
						|
 | 
						|
#ifndef __MESON_DRV_H
 | 
						|
#define __MESON_DRV_H
 | 
						|
 | 
						|
#include <linux/platform_device.h>
 | 
						|
#include <linux/regmap.h>
 | 
						|
#include <linux/of.h>
 | 
						|
#include <linux/soc/amlogic/meson-canvas.h>
 | 
						|
#include <drm/drmP.h>
 | 
						|
 | 
						|
struct meson_drm {
 | 
						|
	struct device *dev;
 | 
						|
	void __iomem *io_base;
 | 
						|
	struct regmap *hhi;
 | 
						|
	struct regmap *dmc;
 | 
						|
	int vsync_irq;
 | 
						|
 | 
						|
	struct meson_canvas *canvas;
 | 
						|
	u8 canvas_id_osd1;
 | 
						|
	u8 canvas_id_vd1_0;
 | 
						|
	u8 canvas_id_vd1_1;
 | 
						|
	u8 canvas_id_vd1_2;
 | 
						|
 | 
						|
	struct drm_device *drm;
 | 
						|
	struct drm_crtc *crtc;
 | 
						|
	struct drm_plane *primary_plane;
 | 
						|
	struct drm_plane *overlay_plane;
 | 
						|
 | 
						|
	/* Components Data */
 | 
						|
	struct {
 | 
						|
		bool osd1_enabled;
 | 
						|
		bool osd1_interlace;
 | 
						|
		bool osd1_commit;
 | 
						|
		uint32_t osd1_ctrl_stat;
 | 
						|
		uint32_t osd1_blk0_cfg[5];
 | 
						|
		uint32_t osd1_addr;
 | 
						|
		uint32_t osd1_stride;
 | 
						|
		uint32_t osd1_height;
 | 
						|
		uint32_t osd_sc_ctrl0;
 | 
						|
		uint32_t osd_sc_i_wh_m1;
 | 
						|
		uint32_t osd_sc_o_h_start_end;
 | 
						|
		uint32_t osd_sc_o_v_start_end;
 | 
						|
		uint32_t osd_sc_v_ini_phase;
 | 
						|
		uint32_t osd_sc_v_phase_step;
 | 
						|
		uint32_t osd_sc_h_ini_phase;
 | 
						|
		uint32_t osd_sc_h_phase_step;
 | 
						|
		uint32_t osd_sc_h_ctrl0;
 | 
						|
		uint32_t osd_sc_v_ctrl0;
 | 
						|
 | 
						|
		bool vd1_enabled;
 | 
						|
		bool vd1_commit;
 | 
						|
		unsigned int vd1_planes;
 | 
						|
		uint32_t vd1_if0_gen_reg;
 | 
						|
		uint32_t vd1_if0_luma_x0;
 | 
						|
		uint32_t vd1_if0_luma_y0;
 | 
						|
		uint32_t vd1_if0_chroma_x0;
 | 
						|
		uint32_t vd1_if0_chroma_y0;
 | 
						|
		uint32_t vd1_if0_repeat_loop;
 | 
						|
		uint32_t vd1_if0_luma0_rpt_pat;
 | 
						|
		uint32_t vd1_if0_chroma0_rpt_pat;
 | 
						|
		uint32_t vd1_range_map_y;
 | 
						|
		uint32_t vd1_range_map_cb;
 | 
						|
		uint32_t vd1_range_map_cr;
 | 
						|
		uint32_t viu_vd1_fmt_w;
 | 
						|
		uint32_t vd1_if0_canvas0;
 | 
						|
		uint32_t vd1_if0_gen_reg2;
 | 
						|
		uint32_t viu_vd1_fmt_ctrl;
 | 
						|
		uint32_t vd1_addr0;
 | 
						|
		uint32_t vd1_addr1;
 | 
						|
		uint32_t vd1_addr2;
 | 
						|
		uint32_t vd1_stride0;
 | 
						|
		uint32_t vd1_stride1;
 | 
						|
		uint32_t vd1_stride2;
 | 
						|
		uint32_t vd1_height0;
 | 
						|
		uint32_t vd1_height1;
 | 
						|
		uint32_t vd1_height2;
 | 
						|
		uint32_t vpp_pic_in_height;
 | 
						|
		uint32_t vpp_postblend_vd1_h_start_end;
 | 
						|
		uint32_t vpp_postblend_vd1_v_start_end;
 | 
						|
		uint32_t vpp_hsc_region12_startp;
 | 
						|
		uint32_t vpp_hsc_region34_startp;
 | 
						|
		uint32_t vpp_hsc_region4_endp;
 | 
						|
		uint32_t vpp_hsc_start_phase_step;
 | 
						|
		uint32_t vpp_hsc_region1_phase_slope;
 | 
						|
		uint32_t vpp_hsc_region3_phase_slope;
 | 
						|
		uint32_t vpp_line_in_length;
 | 
						|
		uint32_t vpp_preblend_h_size;
 | 
						|
		uint32_t vpp_vsc_region12_startp;
 | 
						|
		uint32_t vpp_vsc_region34_startp;
 | 
						|
		uint32_t vpp_vsc_region4_endp;
 | 
						|
		uint32_t vpp_vsc_start_phase_step;
 | 
						|
		uint32_t vpp_vsc_ini_phase;
 | 
						|
		uint32_t vpp_vsc_phase_ctrl;
 | 
						|
		uint32_t vpp_hsc_phase_ctrl;
 | 
						|
		uint32_t vpp_blend_vd2_h_start_end;
 | 
						|
		uint32_t vpp_blend_vd2_v_start_end;
 | 
						|
	} viu;
 | 
						|
 | 
						|
	struct {
 | 
						|
		unsigned int current_mode;
 | 
						|
		bool hdmi_repeat;
 | 
						|
		bool venc_repeat;
 | 
						|
		bool hdmi_use_enci;
 | 
						|
	} venc;
 | 
						|
};
 | 
						|
 | 
						|
static inline int meson_vpu_is_compatible(struct meson_drm *priv,
 | 
						|
					  const char *compat)
 | 
						|
{
 | 
						|
	return of_device_is_compatible(priv->dev->of_node, compat);
 | 
						|
}
 | 
						|
 | 
						|
#endif /* __MESON_DRV_H */
 |