forked from mirrors/linux
		
	 62e59c4e69
			
		
	
	
		62e59c4e69
		
	
	
	
	
		
			
			Now that we've gotten rid of clk_readl() we can remove io.h from the clk-provider header and push out the io.h include to any code that isn't already including the io.h header but using things like readl/writel, etc. Found with this grep: git grep -l clk-provider.h | grep '.c$' | xargs git grep -L 'linux/io.h' | \ xargs git grep -l \ -e '\<__iowrite32_copy\>' --or \ -e '\<__ioread32_copy\>' --or \ -e '\<__iowrite64_copy\>' --or \ -e '\<ioremap_page_range\>' --or \ -e '\<ioremap_huge_init\>' --or \ -e '\<arch_ioremap_pud_supported\>' --or \ -e '\<arch_ioremap_pmd_supported\>' --or \ -e '\<devm_ioport_map\>' --or \ -e '\<devm_ioport_unmap\>' --or \ -e '\<IOMEM_ERR_PTR\>' --or \ -e '\<devm_ioremap\>' --or \ -e '\<devm_ioremap_nocache\>' --or \ -e '\<devm_ioremap_wc\>' --or \ -e '\<devm_iounmap\>' --or \ -e '\<devm_ioremap_release\>' --or \ -e '\<devm_memremap\>' --or \ -e '\<devm_memunmap\>' --or \ -e '\<__devm_memremap_pages\>' --or \ -e '\<pci_remap_cfgspace\>' --or \ -e '\<arch_has_dev_port\>' --or \ -e '\<arch_phys_wc_add\>' --or \ -e '\<arch_phys_wc_del\>' --or \ -e '\<memremap\>' --or \ -e '\<memunmap\>' --or \ -e '\<arch_io_reserve_memtype_wc\>' --or \ -e '\<arch_io_free_memtype_wc\>' --or \ -e '\<__io_aw\>' --or \ -e '\<__io_pbw\>' --or \ -e '\<__io_paw\>' --or \ -e '\<__io_pbr\>' --or \ -e '\<__io_par\>' --or \ -e '\<__raw_readb\>' --or \ -e '\<__raw_readw\>' --or \ -e '\<__raw_readl\>' --or \ -e '\<__raw_readq\>' --or \ -e '\<__raw_writeb\>' --or \ -e '\<__raw_writew\>' --or \ -e '\<__raw_writel\>' --or \ -e '\<__raw_writeq\>' --or \ -e '\<readb\>' --or \ -e '\<readw\>' --or \ -e '\<readl\>' --or \ -e '\<readq\>' --or \ -e '\<writeb\>' --or \ -e '\<writew\>' --or \ -e '\<writel\>' --or \ -e '\<writeq\>' --or \ -e '\<readb_relaxed\>' --or \ -e '\<readw_relaxed\>' --or \ -e '\<readl_relaxed\>' --or \ -e '\<readq_relaxed\>' --or \ -e '\<writeb_relaxed\>' --or \ -e '\<writew_relaxed\>' --or \ -e '\<writel_relaxed\>' --or \ -e '\<writeq_relaxed\>' --or \ -e '\<readsb\>' --or \ -e '\<readsw\>' --or \ -e '\<readsl\>' --or \ -e '\<readsq\>' --or \ -e '\<writesb\>' --or \ -e '\<writesw\>' --or \ -e '\<writesl\>' --or \ -e '\<writesq\>' --or \ -e '\<inb\>' --or \ -e '\<inw\>' --or \ -e '\<inl\>' --or \ -e '\<outb\>' --or \ -e '\<outw\>' --or \ -e '\<outl\>' --or \ -e '\<inb_p\>' --or \ -e '\<inw_p\>' --or \ -e '\<inl_p\>' --or \ -e '\<outb_p\>' --or \ -e '\<outw_p\>' --or \ -e '\<outl_p\>' --or \ -e '\<insb\>' --or \ -e '\<insw\>' --or \ -e '\<insl\>' --or \ -e '\<outsb\>' --or \ -e '\<outsw\>' --or \ -e '\<outsl\>' --or \ -e '\<insb_p\>' --or \ -e '\<insw_p\>' --or \ -e '\<insl_p\>' --or \ -e '\<outsb_p\>' --or \ -e '\<outsw_p\>' --or \ -e '\<outsl_p\>' --or \ -e '\<ioread8\>' --or \ -e '\<ioread16\>' --or \ -e '\<ioread32\>' --or \ -e '\<ioread64\>' --or \ -e '\<iowrite8\>' --or \ -e '\<iowrite16\>' --or \ -e '\<iowrite32\>' --or \ -e '\<iowrite64\>' --or \ -e '\<ioread16be\>' --or \ -e '\<ioread32be\>' --or \ -e '\<ioread64be\>' --or \ -e '\<iowrite16be\>' --or \ -e '\<iowrite32be\>' --or \ -e '\<iowrite64be\>' --or \ -e '\<ioread8_rep\>' --or \ -e '\<ioread16_rep\>' --or \ -e '\<ioread32_rep\>' --or \ -e '\<ioread64_rep\>' --or \ -e '\<iowrite8_rep\>' --or \ -e '\<iowrite16_rep\>' --or \ -e '\<iowrite32_rep\>' --or \ -e '\<iowrite64_rep\>' --or \ -e '\<__io_virt\>' --or \ -e '\<pci_iounmap\>' --or \ -e '\<virt_to_phys\>' --or \ -e '\<phys_to_virt\>' --or \ -e '\<ioremap_uc\>' --or \ -e '\<ioremap\>' --or \ -e '\<__ioremap\>' --or \ -e '\<iounmap\>' --or \ -e '\<ioremap\>' --or \ -e '\<ioremap_nocache\>' --or \ -e '\<ioremap_uc\>' --or \ -e '\<ioremap_wc\>' --or \ -e '\<ioremap_wc\>' --or \ -e '\<ioremap_wt\>' --or \ -e '\<ioport_map\>' --or \ -e '\<ioport_unmap\>' --or \ -e '\<ioport_map\>' --or \ -e '\<ioport_unmap\>' --or \ -e '\<xlate_dev_kmem_ptr\>' --or \ -e '\<xlate_dev_mem_ptr\>' --or \ -e '\<unxlate_dev_mem_ptr\>' --or \ -e '\<virt_to_bus\>' --or \ -e '\<bus_to_virt\>' --or \ -e '\<memset_io\>' --or \ -e '\<memcpy_fromio\>' --or \ -e '\<memcpy_toio\>' I also reordered a couple includes when they weren't alphabetical and removed clk.h from kona, replacing it with clk-provider.h because that driver doesn't use clk consumer APIs. Acked-by: Geert Uytterhoeven <geert+renesas@glider.be> Cc: Chen-Yu Tsai <wens@csie.org> Acked-by: Maxime Ripard <maxime.ripard@bootlin.com> Acked-by: Tero Kristo <t-kristo@ti.com> Acked-by: Sekhar Nori <nsekhar@ti.com> Cc: Krzysztof Kozlowski <krzk@kernel.org> Acked-by: Mark Brown <broonie@kernel.org> Cc: Chris Zankel <chris@zankel.net> Acked-by: Max Filippov <jcmvbkbc@gmail.com> Acked-by: John Crispin <john@phrozen.org> Acked-by: Heiko Stuebner <heiko@sntech.de> Signed-off-by: Stephen Boyd <sboyd@kernel.org>
		
			
				
	
	
		
			239 lines
		
	
	
	
		
			5 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			239 lines
		
	
	
	
		
			5 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
| // SPDX-License-Identifier: GPL-2.0+
 | |
| /*
 | |
|  * Copyright (C) 2016 Freescale Semiconductor, Inc.
 | |
|  * Copyright 2017~2018 NXP
 | |
|  *
 | |
|  * Author: Dong Aisheng <aisheng.dong@nxp.com>
 | |
|  *
 | |
|  */
 | |
| 
 | |
| #include <linux/clk-provider.h>
 | |
| #include <linux/err.h>
 | |
| #include <linux/io.h>
 | |
| #include <linux/iopoll.h>
 | |
| #include <linux/slab.h>
 | |
| 
 | |
| #include "clk.h"
 | |
| 
 | |
| /* PLL Control Status Register (xPLLCSR) */
 | |
| #define PLL_CSR_OFFSET		0x0
 | |
| #define PLL_VLD			BIT(24)
 | |
| #define PLL_EN			BIT(0)
 | |
| 
 | |
| /* PLL Configuration Register (xPLLCFG) */
 | |
| #define PLL_CFG_OFFSET		0x08
 | |
| #define BP_PLL_MULT		16
 | |
| #define BM_PLL_MULT		(0x7f << 16)
 | |
| 
 | |
| /* PLL Numerator Register (xPLLNUM) */
 | |
| #define PLL_NUM_OFFSET		0x10
 | |
| 
 | |
| /* PLL Denominator Register (xPLLDENOM) */
 | |
| #define PLL_DENOM_OFFSET	0x14
 | |
| 
 | |
| #define MAX_MFD			0x3fffffff
 | |
| #define DEFAULT_MFD		1000000
 | |
| 
 | |
| struct clk_pllv4 {
 | |
| 	struct clk_hw	hw;
 | |
| 	void __iomem	*base;
 | |
| };
 | |
| 
 | |
| /* Valid PLL MULT Table */
 | |
| static const int pllv4_mult_table[] = {33, 27, 22, 20, 17, 16};
 | |
| 
 | |
| #define to_clk_pllv4(__hw) container_of(__hw, struct clk_pllv4, hw)
 | |
| 
 | |
| #define LOCK_TIMEOUT_US		USEC_PER_MSEC
 | |
| 
 | |
| static inline int clk_pllv4_wait_lock(struct clk_pllv4 *pll)
 | |
| {
 | |
| 	u32 csr;
 | |
| 
 | |
| 	return readl_poll_timeout(pll->base  + PLL_CSR_OFFSET,
 | |
| 				  csr, csr & PLL_VLD, 0, LOCK_TIMEOUT_US);
 | |
| }
 | |
| 
 | |
| static int clk_pllv4_is_enabled(struct clk_hw *hw)
 | |
| {
 | |
| 	struct clk_pllv4 *pll = to_clk_pllv4(hw);
 | |
| 
 | |
| 	if (readl_relaxed(pll->base) & PLL_EN)
 | |
| 		return 1;
 | |
| 
 | |
| 	return 0;
 | |
| }
 | |
| 
 | |
| static unsigned long clk_pllv4_recalc_rate(struct clk_hw *hw,
 | |
| 					   unsigned long parent_rate)
 | |
| {
 | |
| 	struct clk_pllv4 *pll = to_clk_pllv4(hw);
 | |
| 	u32 mult, mfn, mfd;
 | |
| 	u64 temp64;
 | |
| 
 | |
| 	mult = readl_relaxed(pll->base + PLL_CFG_OFFSET);
 | |
| 	mult &= BM_PLL_MULT;
 | |
| 	mult >>= BP_PLL_MULT;
 | |
| 
 | |
| 	mfn = readl_relaxed(pll->base + PLL_NUM_OFFSET);
 | |
| 	mfd = readl_relaxed(pll->base + PLL_DENOM_OFFSET);
 | |
| 	temp64 = parent_rate;
 | |
| 	temp64 *= mfn;
 | |
| 	do_div(temp64, mfd);
 | |
| 
 | |
| 	return (parent_rate * mult) + (u32)temp64;
 | |
| }
 | |
| 
 | |
| static long clk_pllv4_round_rate(struct clk_hw *hw, unsigned long rate,
 | |
| 				 unsigned long *prate)
 | |
| {
 | |
| 	unsigned long parent_rate = *prate;
 | |
| 	unsigned long round_rate, i;
 | |
| 	u32 mfn, mfd = DEFAULT_MFD;
 | |
| 	bool found = false;
 | |
| 	u64 temp64;
 | |
| 
 | |
| 	for (i = 0; i < ARRAY_SIZE(pllv4_mult_table); i++) {
 | |
| 		round_rate = parent_rate * pllv4_mult_table[i];
 | |
| 		if (rate >= round_rate) {
 | |
| 			found = true;
 | |
| 			break;
 | |
| 		}
 | |
| 	}
 | |
| 
 | |
| 	if (!found) {
 | |
| 		pr_warn("%s: unable to round rate %lu, parent rate %lu\n",
 | |
| 			clk_hw_get_name(hw), rate, parent_rate);
 | |
| 		return 0;
 | |
| 	}
 | |
| 
 | |
| 	if (parent_rate <= MAX_MFD)
 | |
| 		mfd = parent_rate;
 | |
| 
 | |
| 	temp64 = (u64)(rate - round_rate);
 | |
| 	temp64 *= mfd;
 | |
| 	do_div(temp64, parent_rate);
 | |
| 	mfn = temp64;
 | |
| 
 | |
| 	/*
 | |
| 	 * NOTE: The value of numerator must always be configured to be
 | |
| 	 * less than the value of the denominator. If we can't get a proper
 | |
| 	 * pair of mfn/mfd, we simply return the round_rate without using
 | |
| 	 * the frac part.
 | |
| 	 */
 | |
| 	if (mfn >= mfd)
 | |
| 		return round_rate;
 | |
| 
 | |
| 	temp64 = (u64)parent_rate;
 | |
| 	temp64 *= mfn;
 | |
| 	do_div(temp64, mfd);
 | |
| 
 | |
| 	return round_rate + (u32)temp64;
 | |
| }
 | |
| 
 | |
| static bool clk_pllv4_is_valid_mult(unsigned int mult)
 | |
| {
 | |
| 	int i;
 | |
| 
 | |
| 	/* check if mult is in valid MULT table */
 | |
| 	for (i = 0; i < ARRAY_SIZE(pllv4_mult_table); i++) {
 | |
| 		if (pllv4_mult_table[i] == mult)
 | |
| 			return true;
 | |
| 	}
 | |
| 
 | |
| 	return false;
 | |
| }
 | |
| 
 | |
| static int clk_pllv4_set_rate(struct clk_hw *hw, unsigned long rate,
 | |
| 			      unsigned long parent_rate)
 | |
| {
 | |
| 	struct clk_pllv4 *pll = to_clk_pllv4(hw);
 | |
| 	u32 val, mult, mfn, mfd = DEFAULT_MFD;
 | |
| 	u64 temp64;
 | |
| 
 | |
| 	mult = rate / parent_rate;
 | |
| 
 | |
| 	if (!clk_pllv4_is_valid_mult(mult))
 | |
| 		return -EINVAL;
 | |
| 
 | |
| 	if (parent_rate <= MAX_MFD)
 | |
| 		mfd = parent_rate;
 | |
| 
 | |
| 	temp64 = (u64)(rate - mult * parent_rate);
 | |
| 	temp64 *= mfd;
 | |
| 	do_div(temp64, parent_rate);
 | |
| 	mfn = temp64;
 | |
| 
 | |
| 	val = readl_relaxed(pll->base + PLL_CFG_OFFSET);
 | |
| 	val &= ~BM_PLL_MULT;
 | |
| 	val |= mult << BP_PLL_MULT;
 | |
| 	writel_relaxed(val, pll->base + PLL_CFG_OFFSET);
 | |
| 
 | |
| 	writel_relaxed(mfn, pll->base + PLL_NUM_OFFSET);
 | |
| 	writel_relaxed(mfd, pll->base + PLL_DENOM_OFFSET);
 | |
| 
 | |
| 	return 0;
 | |
| }
 | |
| 
 | |
| static int clk_pllv4_enable(struct clk_hw *hw)
 | |
| {
 | |
| 	u32 val;
 | |
| 	struct clk_pllv4 *pll = to_clk_pllv4(hw);
 | |
| 
 | |
| 	val = readl_relaxed(pll->base);
 | |
| 	val |= PLL_EN;
 | |
| 	writel_relaxed(val, pll->base);
 | |
| 
 | |
| 	return clk_pllv4_wait_lock(pll);
 | |
| }
 | |
| 
 | |
| static void clk_pllv4_disable(struct clk_hw *hw)
 | |
| {
 | |
| 	u32 val;
 | |
| 	struct clk_pllv4 *pll = to_clk_pllv4(hw);
 | |
| 
 | |
| 	val = readl_relaxed(pll->base);
 | |
| 	val &= ~PLL_EN;
 | |
| 	writel_relaxed(val, pll->base);
 | |
| }
 | |
| 
 | |
| static const struct clk_ops clk_pllv4_ops = {
 | |
| 	.recalc_rate	= clk_pllv4_recalc_rate,
 | |
| 	.round_rate	= clk_pllv4_round_rate,
 | |
| 	.set_rate	= clk_pllv4_set_rate,
 | |
| 	.enable		= clk_pllv4_enable,
 | |
| 	.disable	= clk_pllv4_disable,
 | |
| 	.is_enabled	= clk_pllv4_is_enabled,
 | |
| };
 | |
| 
 | |
| struct clk_hw *imx_clk_pllv4(const char *name, const char *parent_name,
 | |
| 			  void __iomem *base)
 | |
| {
 | |
| 	struct clk_pllv4 *pll;
 | |
| 	struct clk_hw *hw;
 | |
| 	struct clk_init_data init;
 | |
| 	int ret;
 | |
| 
 | |
| 	pll = kzalloc(sizeof(*pll), GFP_KERNEL);
 | |
| 	if (!pll)
 | |
| 		return ERR_PTR(-ENOMEM);
 | |
| 
 | |
| 	pll->base = base;
 | |
| 
 | |
| 	init.name = name;
 | |
| 	init.ops = &clk_pllv4_ops;
 | |
| 	init.parent_names = &parent_name;
 | |
| 	init.num_parents = 1;
 | |
| 	init.flags = CLK_SET_RATE_GATE;
 | |
| 
 | |
| 	pll->hw.init = &init;
 | |
| 
 | |
| 	hw = &pll->hw;
 | |
| 	ret = clk_hw_register(NULL, hw);
 | |
| 	if (ret) {
 | |
| 		kfree(pll);
 | |
| 		hw = ERR_PTR(ret);
 | |
| 	}
 | |
| 
 | |
| 	return hw;
 | |
| }
 |